

## CND 121: Introduction to Silicon Process & VLSI

Assignment #: 1

Section #: 16

## Submitted by:

| Student Name              | ID        |
|---------------------------|-----------|
| Aya Reda Osman            | V23010305 |
| Hadeer Khaled Abdelmoamen | V23010623 |
| Khloud Rafaat Abdelraouf  | V23010199 |
| Aya Ahmed Abdelrahman     | V23010284 |

**Submitted to TA: Mariam Taher Eldin Mohamed Khaled** 

Date: 26/9/2023



## 1. PMOS VI Characteristics

Do the same as in Lab 01, but instead of using NMOS, use PMOS and observe the characteristics of PMOS.

i. Add screenshot from your PMOS schematic:



ii. Add screenshot from your waveform viewer showing PMOS IV Characteristics:



## iii. Comment on the results:

- starting with VSG=0 the current will be 0Amps as the pmos transistor will be off and then by increasing VSG (negative Value) the current will increase also (negative as VSG is negative) and by increasing VSD the pmos transistor will be in the triode region until VSD = VSG -Vth as then the transistor will enter the saturation region and the current will almost be constant (with some increment due to channel length modulation)

.....